



## **Spring 2015**

## **BSM 206 Computer Organization**

## **Homework #1 Solutions**

## Questions:

1) [15points] [Registers] A 74178 shift register is described by the given table. All state changes occur on the 1-0 transition of the clock. The shift register is connected as shown. Complete the timing diagram.



The answer is shown below.







2) [25points] [Computer Abstractions and Technology] Consider two different implementations, M1 and M2, of the same instruction set. There are three classes of instructions (A, B, and C) in the instruction set. M1 has a clock rate of 80 MHz and M2 has a clock rate of 100 MHz. There is a specific program can be written in two different sequences. The average number of cycles for each instruction class and their frequencies (for each sequence) are as follows:

| Sequence   | Instruction Class | Machine M1 –<br>Cycles<br>/Instruction Class | Machine M2 –<br>Cycles<br>/Instruction Class | Frequency |
|------------|-------------------|----------------------------------------------|----------------------------------------------|-----------|
|            | А                 | 1                                            | 2                                            | 60%       |
| Sequence 1 | В                 | 2                                            | 3                                            | 30%       |
|            | С                 | 4                                            | 4                                            | 10%       |
|            | А                 | 1                                            | 2                                            | 20%       |
| Sequence 2 | В                 | 2                                            | 3                                            | 40%       |
|            | С                 | 4                                            | 4                                            | 40%       |

a) Calculate the average CPI for each machine and for each sequence; M1-Sequence 1, M1-Sequence 2, M2-Sequence 1, and M2-Sequence-2.

```
For Machine M1 and Sequence 1: Clocks per Instruction = (60/100) \times 1 + (30/100) \times 2 + (10/100) \times 4
= 1.6
For Machine M2 and Sequence 1: Clocks per Instruction = (60/100) \times 2 + (30/100) \times 3 + (10/100) \times 4
= 2.5
For Machine M1 and Sequence 2: Clocks per Instruction = (20/100) \times 1 + (40/100) \times 2 + (40/100) \times 4
= 2.6
For Machine M2 and Sequence 2: Clocks per Instruction = (20/100) \times 2 + (40/100) \times 3 + (40/100) \times 4
= 3.2
```

b) If we assume that the execution time is equal to CPU time, compare these two machines' performances for each sequence. Which one is faster and how much?

Let I denote the instruction count.

```
For Sequence 1:
```

```
\begin{split} \text{CPU}_{\text{time}} & \text{ for M1} = 1.6\text{I} \, / \, \, 80\text{MHz} = 0.02\text{x}10^{\text{-}6}\,\text{I} \\ \text{CPU}_{\text{time}} & \text{ for M2} = 2.5\text{I} \, / \, \, 100\text{MHz} = 0.025\,\,\text{x}10^{\text{-}6}\,\text{I} \\ \text{In this case, M1 is faster than M2.} \\ \text{By how much: Performance}_{\text{M1}} \, / \, \text{Performance}_{\text{M2}} = \text{Execution time}_{\text{M2}} \, / \, \text{Execution time}_{\text{M1}} \\ & = \text{CPU}_{\text{time}} \, \text{for M2} \, / \, \text{CPU}_{\text{time}} \, \text{for M1} \\ & = 0.025 \, / \, 0.02 \\ & = 1.25 \end{split}
```

```
For Sequence 2:
```

```
CPU<sub>time</sub> for M1 = 2.6I / 80MHz = 0.0325 \times 10^{-6} I CPU<sub>time</sub> for M2 = 3.2I / 100MHz = 0.032 \times 10^{-6} I In this case, M2 is faster than M1. By how much: Performance<sub>M2</sub> / Performance<sub>M1</sub> = Execution time<sub>M1</sub> / Execution time<sub>M2</sub>
```





c) Based on this information, calculate the average MIPS ratings for each machine and for each sequence, M1 and M2.

For machine M1 and Sequence 1:

Average MIPS rating = I / (CPU<sub>time</sub> x 
$$10^6$$
) = I / [(1.6I /  $80.10^6$ ) x  $10^6$ ] = 50 For machine M1 and Sequence 2:

Average MIPS rating = I / (CPU<sub>time</sub> x 
$$10^6$$
) = I / [(2.6I /  $80.10^6$ ) x  $10^6$ ] = 30.77 For machine M2 and Sequence 1:

Average MIPS rating = 
$$I / (CPU_{time} \times 10^6) = I / [(2.5I / 100.10^6) \times 10^6] = 40$$
  
For machine M2 and Sequence 2:

Average MIPS rating = 
$$I / (CPU_{time} \times 10^6) = I / [(3.2I / 100.10^6) \times 10^6] = 31.25$$
,

d) Which machine has a smaller MIPS rating for sequence 1? Which individual instruction class CPI do you need to change, and by how much, to have this machine have the same or better performance as the machine with the higher MIPS rating (you can only change the CPI for one of the instruction classes on the slower machine)?

Machine M2 has a smaller MIPS rating. If we change the CPI of instruction class A for Machine M2 to 1, we can have a better MIPS rating than M1 as follows:

Clocks per Instruction = 
$$(60/100) \times 1 + (30/100) \times 3 + (10/100) \times 4$$
  
= 1.9  
Average MIPS rating = Clock Rate/(CPI \*  $10^6$ )  
=  $(100 * 10^6) / (1.9*10^6)$   
= 52.6

e) Repeat (d) for sequence 2.

Machine M1 has a smaller MIPS rating. If we change the CPI of instruction class B for Machine M1 to 1, we can have a better MIPS rating than M1 as follows:

Clocks per Instruction = 
$$(20/100) \times 1 + (40/100) \times 1 + (40/100) \times 4$$
  
= 2.2  
Average MIPS rating = Clock Rate/(CPI \*  $10^6$ )  
=  $(80 * 10^6) / (2.2*10^6)$   
= 36.6

3) [20points] [Instructions: Language of Computers] Consider the following sequence of code: z = (x + y) - (z - q);

Assume that x, y, z, q are stored in registers \$s2, \$s3, \$s4, \$s5.

- a) Write the code into MIPS assembler. Please use the box provided below.
- b) Complete the machine code and memory addresses given below for these instructions.

| sub | \$s4. | \$t0. | \$t1 |
|-----|-------|-------|------|
| sub | \$t1, | \$s4, | \$s5 |
| add | \$t0, | \$s2, | \$s3 |

| Memory | ор | op rs rt |    | rd | shamt | funct |  |
|--------|----|----------|----|----|-------|-------|--|
| 40004  | 0  | 17       | 18 | 8  | 0     | 32    |  |
| 40008  | 0  | 19       | 20 | 9  | 0     | 34    |  |
| 40012  | 0  | 8        | 9  | 19 | 0     | 34    |  |



**4)** [40points] [Computer Abstractions and Technology] Consider the following C function:

```
int DownThreeUntilZero(int m)
{
  if (m < 3) return 0;
  else return m + DownThreeUntilZero(m - 3);
}</pre>
```

a) The argument m is stored in \$a0. Provide the MIPS code. Please put a comments for each code.

```
dtuz:
         addi $sp, $sp, -8
                                # adjust stack for 2 items
              $ra, 4($sp)
                                # save return address
         SW
              $a0, 0($sp)
                                # save argument
         slti $t0, $a0, 3
                                \# test for m < 3
         beq $t0, $zero, L1
                                \# go L1 if m >= 3
         addi $v0, $zero, 0
                                # if m < 3, result is 0
         addi $sp. $sp. 8
                                # pop 2 items from stack
              $ra
         ir
                                # and return
L1:
         addi $a0, $a0, -3
                                # else set the argument to m-3
         ial dtuz
                                # recursive call
          1 w
              $a0, 0($sp)
                                # restore original m
              $ra, 4($sp)
          1 w
                                # restore return address
         addi $sp, $sp, 8
                                # pop 2 items from stack
         add $v0, $a0, $v0
                                # add to get the result
                                # and return
         jr
```

 For this MIPS code, provide the machine code as shown below. Please add as much rows as needed for the program. The memory addresses of the first two instructions are given.
 Please write memory addresses for each instructions. The first two instructions are given in R-format, please reshape the row for different formats by merging cells.

| Memory | on. | rs | rt    | rd                  | shamt | funct |
|--------|-----|----|-------|---------------------|-------|-------|
|        | op  |    |       | constant or address |       |       |
| 100016 | 8   | 29 | 29    | -8                  |       |       |
| 100020 | 43  | 29 | 31    | 4                   |       |       |
| 100024 | 43  | 29 | 4     | 0                   |       |       |
| 100028 | 10  | 4  | 8     | 3                   |       |       |
| 100032 | 4   | 8  | 0     | 3                   |       |       |
| 100036 | 8   | 2  | 0     | 0                   |       |       |
| 100040 | 8   | 29 | 29    | 8                   |       |       |
| 100044 | 0   | 31 | 0     | 0 0 8               |       | 8     |
| 100048 | 8   | 4  | 4     | -3                  |       |       |
| 100052 | 3   |    | 25004 |                     |       |       |
| 100056 | 35  | 29 | 4     | 0                   |       |       |
| 100060 | 35  | 29 | 31    | 4                   |       |       |
| 100064 | 8   | 29 | 29    | 8                   |       |       |
| 100068 | 0   | 4  | 2     | 2 0 32              |       | 32    |
| 100072 | 0   | 31 | 0     | 0                   | 0     | 8     |